Mixed HDL language simulation and hardware-assisted verification company, Aldec, has updated its Alint-Pro linting tool to enhance the support of Microchip Technology’s Libero SoC design suite. The new release supports automatic conversion of Libero projects into Alint-Pro’s environment for static linting and clock domain crossing (CDC) analysis of hardware designs in VHDL, Verilog or SystemVerilog. […]
The post Linting tool supports automatic conversion for Microchip and SoC FPGAs appeared first on Softei.com – Global Electronics Industry News.
Read More
Softei.com – Global Electronics Industry News